# Implementation and Validation of a Floating Point Unit Design Created Using VHDL

Adam Rushby
Wolfson School of Mechanical,
Electrical and Manufacturing Engineering
Loughborough University
Loughbrough, Leicstershire, UK
Email: a.rushby-14@student.lboro.ac.uk

Abstract—Abstract This paper presents the RTL design, Verification, and SoCFPGA implementation of an IEEE 754-compliant Floating Point Unit as well as an overview of the design work flow. The design incorporates the use of pre-compiled floating point operation blocks, and a custom control unit to handle data flow between the floating point operations and the processor. The design was written in VHDL using the IEEE 1164-standard library, validated at an Register Transfer Level using Modelsim, and then implemented onto a Xilinx ZYNQ SoC-FPGA using Vivado.

#### I. INTRODUCTION

An SoC-FPGA (System on Chip Field Programmable Gate Array) is a semiconductor device that contains configurable logic blocks (CLBs) with programmable inter-connectors. This design allows for the configuration of the device to meet the desired functionality requirements set out by the device user. The particular SoC-FPGA used was a Xilinx ZYNQ-7000 SoC [1].

To access the tools necessary for designing the logic circuits, connection to a Linux server was needed. This was done through software named Xming and PuTTY. a .bashrc script is then used in the terminals to access the tools stored on the server. Xilinx CORE Generator was used to generate the VHDL (VHSIC (Very High Speed Integrated Circuit) Hardware Descriptive language) code for each individual floating point operation component needed for the FPU. The remaining parts of the FPU were then designed using VHDL within a basic test editor. A test bench for the design was created with the help of a c# script, and simulations were run using Modelsim. A Vivado .tcl is created to allow importing of the VHDL designs into Vivado. This piece of software contains all the tools necessary for generating the Bitstream files required for programming the SoC. For the project, the project type was set to RTL (Register transfer Level) with the target system being a Zedboard ZYNQ evaluation and development kit and the target language was set to VHDL.

Once the project is setup, a block diagram can be created. This will contain the system design for the target. Silicon IP can be added to the block diagram through a search function in the block diagram design area. For custom IP, this needs to be

imported into the IP catalogue through the softwares menu drop-down. Once the block diagram is created, the design process is completed by validating it. Upon successful validation, a top level wrapper file can be created and a Bitstream file can be generated. Once the necessary files are created, the hardware design can be exported to the SDK (software development kit). The SoC-FPGA can then be programmed with the generated Bitstream file. Once programmed, multiple tests are then performed to determine whether the system performs as intended. Design performance is measured by comparing values recorded in reports produced by the Vivado design suite once the Bitstream has finished being generated.

#### II. MICROARCHITECTURE

The FPU (Floating Point Unit) Design is comprised of nine floating point operation blocks, a Control block and seven logic processes to control the flow of data throughout the FPU. The CMD\_PROC is responsible for driving enable signals for five multiplexer-like processes that switch the flow of data depending on the current state of the enable signals. The VHDL code for these seven processes can be found in Appendix B and the overall design layout can be seen in Appendix F. The following operations are implemented into the FPU: addition and subtraction, multiply, divide, reciprocal, logarithm, absolute value, square root, floating point to integer, and integer to floating point. Each floating point operation block is designed to handle 32bit numbers with single precision. The VHDL designs for each block were generated using the Xilinx CORE Generator. The FPU is to be Interfaced with a set of AXI4LITE peripheral inter connectors, allowing it to receive instructions from the ARM processor on-board the SoC-FPGA.

# A. CTRL

The Control block, labelled I\_CTRL in the layout, controls the flow of data into and out of the FPU along with the internal operation state. The actions carried out by the control block and subsequently the rest of the FPU are given by a set of instructions in the form of an address, Data input, a read and a write signal. The architecture of CTRL is comprised of two internal signals, named: state\_a and state\_b, and a process named addr\_proc. The VHDL code for the Control

block can be found in Appendix A.

The address port (Addr) is responsible for controlling the state of the FPU. Each address value from 0x00 to 0x2c is mapped to a specific action stored within the memory of the Control Block. The first 2 addresses control the write operation to the Control block and sets the operation command signal (cmd) of the FPU to its default value 0000 (no command). When the address is 0x00 and the write signal (wr) is HIGH, the state of the data in port (Din) is saved within the internal signal state\_a. When the address is 0x04 and the write signal is high, the state of the data in port is saved within the internal signal state\_b. For each mapped address that follows, the command signal is set to a value starting at 0001 for address 0x0, increasing all the way to 1010 for address 0x2c This value will determine which floating point operation is enabled within the FPU. Each subsequent address will cause the command signal to be set to its default value of 0000. Numbers 0001 through 1010 of the command signal each corresponds to a floating point operation within the FPU.

When the read signal (rd) is HIGH, the data stored in both state\_a is piped to the output port operand a (opra) and the data stored in state\_b is piped to output port operand b (oprb). The value of the output signal go also becomes HIGH. The input signal Dp\_blocked determines if the FPU is ready to receive another set of instructions from outside the FPU. If Dp\_blocked is HIGH, that means the FPU is currently busy processing a set of data. When a valid result is received (signal res\_tvalid is HIGH) from one of the floating point operation blocks, the value of Dp\_blocked is reset, allowing another set of instructions to be processed. For the result of a floating point operation to pipe out the FPU and HIGH validation signal must also be received at port int\_res\_valid. When this occurs, data at port int\_res can pipe to the output port data out (Dout).

# B. CMD PROC

The Command Process (CMD\_PROC) is responsible for receiving the Command signal (cmd), enabling its corresponding operation block, and, in the event the operation block can execute more the one command (see FADDSUB32), setting the correct operation for the operation block. The Command signal is used to drive a collection of nine enable signals labelled from en1\_i to en9\_i (en(1..9)\_i). Each enable signal is responsible for controlling the flow of data to its corresponding operation block. Only one enable signal can be driven HIGH at any one time. The signal opr\_addsub\_tdata\_i is a signal specific to the faddsub32 operation and is driven to value 0000000 when the value of the Command signal is 0001, and 00000001 when the value of the Command signal is 0010. It should be noted that Command signal values 0001 and 0010 both drive en1\_i. This is the only time two different values drive the same enable signal.

# C. BUSY\_PROC

The Busy Process (BUSY\_PROC) is responsible for driving the state of Dp\_blocked to HIGH when it receives a HIGH state from the go signal, preventing any new data from entering the FPU pipeline from the Control block. It is also responsible for telling the active operation block that the FPU is ready to receive a result. This is done by driving the res\_tready\_i signal, that corresponds to the received enable signal, HIGH.

# D. OPR\_TDATA\_PROC

The Operation Data Process (OPR\_TDATA\_PROC) is responsible for piping the signal opr\_addsub\_tdata\_i through to the signal faddsub32\_opr\_tdata\_i when it receives a HIGH signal from en1 i.

# E. TDATA PROC and TVALID PROC

The Data Process (TDATA\_PROC) is responsible for piping data from both operand signals (opra and oprb) to the data signals of the active operation block. The Valid Process (TVALID\_PROC) is responsible for driving the data valid signals for the active operation block. Both actions are controlled by the nine enable signals.

# F. FRES\_TDATA\_PROC and RES\_TVALID\_PROC

The Result Data Process (RES\_TDATA\_PROC) is responsible for controlling which result data output from the operation blocks will pipe back to the control block. This operation is controlled by the result valid output. Only the active operation block should output a valid data result. The Result Valid Process (RES\_TVALID\_PROC) controls the flow of the result valid signal back to the Control block and Busy Process.

#### G. FLOATING POINT OPERATION BLOCKS

Each Operation Block requires a set of data inputs. These data inputs contain the floating point operands, the ready signal and the valid signal. The ready signal is required for the operation block to output a data result, the valid signals tell the operation block that the input data operands are valid and that the result of that operation will be valid.

# H. FADDSUB32

The FADDSUB32 is the addition/subtraction floating point operation block and is the only floating point operation block in the whole design to incorporate two operations in one block. This design choice means that the operation block requires an extra set of signals to control its internal operation state. This operation state is controlled by an 8bit signal and takes the values 00000000 and 00000001. 00000000 sets the state of the operation block to perform addition operations and 00000001 set the state of the operation block to perform subtraction operations.

#### I. FABS32

It is interesting to note that the FABS32 is the only floating point in the design to not require an aclk signal. This is due to the nature of the absolute operation which only changes the sign of the floating point number. This action is fast enough that it can be completed on the same clock cycle. This can be seen in Fig. 1

# III. RTL VALIDATION

To validate the designs at a register transfer level, a selfvalidating VHDL test bench is created that will apply 1000 vectors to each floating point operation in the design. Contained within the test-bench is a collection of 12 arrays; two date input arrays, and ten data output arrays (A test-bench file containing arrays of 10 data terms is shown in appendix C). Each array contains 1000 data terms that will be used to either drive the test bench or be used for result comparison. These arrays were generated using a C# script (Appendix D) that runs a synthetic test for the FPU, creating a set of known values. The script will create a formatted set of data for any size array and store it in a .txt file. The data from the .txt file does not require any editing and can then be copied into the test-bench. During the first loop within the test-bench, the first set of data terms is retrieved from the arrays within the test bench. The data is then written to the FPU and the active operation block will complete its operation and output a result. The result will then be compared against a known value for that operation given its data inputs and if the hardware result matches the software result then the FPU passes the test. Due to the behaviour of C# code, there will be occasions when the FPU will not pass the test due to numerical rounding within the data created by the C# script. This means that the Hardware result can be out by a single data bit. But this is the result of the C# script and not the hardware. To get around this, the test result is compared against the array data within the range of the result to the result plus 1. The test bench was then simulated within Modelsim. The Transcript for the completed simulation can be seen in Appendix G. The completed testbench simulation can be seen in Appendix H.

# IV. SoC FPGA IMPLEMENTATION

Now that the VHDL Design has been verified at a register transfer level, the design can be imported into Vivado for testing on an SoC-FPGA chipset. A Vivado .tcl script is require to package all the necessary VHDL and Netlist files required to implement the design. The script can be found in Appendix E.

Once the design is packaged, it can be imported into Vivado as a new piece of silicon IP. From there a block diagram can be created using a ZYNQ Processing System block and an AXI4LITE peripheral connection to allow the FPU to communicate with the Processing System. The Block Diagram can be seen in fig. 2

TABLE I
TIMING AND AREA RESULTS FOR LOW EFFORT COMPILATION

| Lanes | T Req<br>(ns) | Freq<br>(MHz) | RC Low Effort |            |               |              |
|-------|---------------|---------------|---------------|------------|---------------|--------------|
|       |               |               | T RC<br>(ps)  | Area<br>RC | T Enc<br>(ns) | Area<br>Enc  |
| 2     | 2.5           | 400           | 0             | 884403     | 0.014         | 1202062.003  |
|       | 5.0           | 200           | -             | 881503     | 0.034         | 1192056.823  |
|       | 10.0          | 100           | -             | 855507     | 0.024         | 1164884.717  |
| 4     | 2.5           | 400           | 3             | 1758301    | 0.026         | 2337004.008  |
|       | 5.0           | 200           | -             | 1758760    | 0.076         | 2325966.670  |
|       | 10.0          | 100           | -             | 1702128    | 0.033         | 2265965.394  |
| 8     | 2.5           | 400           | 0             | 3505140    | 0.126         | 4565965.394  |
|       | 5.0           | 200           | -             | 3485128    | 0.182         | 4532412.024  |
|       | 10.0          | 100           | -             | 3396544    | 0.204         | 4446837.268  |
| 16    | 2.5           | 400           | -             | 7051710    | -             | 8923842.096  |
|       | 5.0           | 200           | -             | 6983309    | 0.125         | 8982284.0.36 |
|       | 10.0          | 100           | -             | 6780078    | 0.036         | 8774380.068  |

To allow the ZYNQ to properly connect to the AXI4LITE peripheral and the FPU, the ZYNQ block needs to be customised. Within the PS-PL configuration window the AXI Master Port interface GP0 is enabled. Moving into the clock configuration window, the PL fabric clock, FCLK\_CLK0, is set to a frequency of 50MHz.

Now that the frequency is set to a known value, the circuit timings, power and hardware utilisation can be measured and compared against other frequencies. To compare and analyse timing of the design, the WNS (Worst Negative Slack), WHS (Worst Hold Slack), WPWS (Worst Pulse Width Slack) and the TNS (Total Negative Slack) is recorded [2][3]. For comparison and analysis of power for the design, the Total on-chip power is recorded. For the Hardware utilisation, the Number of Slice LUTs (Lookup-Table), Slice Registers usage, 36Kb BRAM and 18Kb BRAM usage, F7 and F8 Muxes, and DSP (Digital Signal Processor) usage is recorded [4]. The design is also tested at 100MHz for comparison (Table I. and Table II.). The implemented design option shows a visual representation of the device utilisation (Fig. 3.).

### V. DASDASD

#### VI. CONCLUSION

Improvements to the FPU design can be made in two key areas, the data and valid processes and the result data and result valid processes. By combining the result and data processes into one processes, the VHDL code footprint can be reduced and the complexity of the layout diagram can be reduced. There is also a design flaw within the FPU that was overlooked during the design process where in the event no valid result signal is generated as a result of a data operation, which should not happen, the FPU will become locked, preventing further operations from be able to execute. This can be worked around by resetting the whole device.

Given a larger time frame, C code drivers could be created for running the design live on the Zedboard. A test-bench could then be ran using 1000000 vectors to provide a large workload to test the design with, providing another layer of validation.

Improvements could also be made to the C# script used to create the array data for the RTL test-bench. Removing the rounding error as best as possible will provide a more reliable validation test.

As has been shown through the Bitstream generations at multiple frequencies, as the frequency of the master port increases, the amount of time taken for each part of the timing report decreases. Increased total power usage is also seen as the frequency of the master port increases.

#### REFERENCES

# APPENDIX A CTRL VHDL

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
library XilinxCoreLib;
entity ctrl is
port
(
clk : in std_logic;
reset : in std_logic;
Addr : in std_logic_vector(7 downto 0);
Din : in std_logic_vector(31 downto 0);
rd : in std_logic;
wr : in std_logic;
int_res : in std_logic_vector(31 downto 0);
int_res_valid : in std_logic;
dout : out std_logic_vector(31 downto 0);
opra : out std_logic_vector(31 downto 0);
oprb : out std_logic_vector(31 downto 0);
cmd : out std_logic_vector(3 downto 0);
go : out std_logic;
Dp_blocked : in std_logic --busy
);
end ctrl;
architecture rtl of ctrl is
signal state_a : std_logic_vector(31 downto 0)
signal state_b : std_logic_vector(31 downto 0)
begin
addr_proc : process(addr,reset,clk)
begin
if reset = '1' then
opra <= (others => '0');
oprb <= (others => '0');
cmd <= (others => '0');
dout <= (others => '0');
state_a <= (others => '0');
state_b <= (others => '0');
```

```
go <= '0';
elsif rising_edge(clk) then
if Dp_blocked = '0' then
--cmd <= "0000";
case conv_integer(addr) is
when 16#00# =>
cmd <= "0000"; -- no op
if wr = '1' then state_a <= Din; end if;
when 16#04# =>
cmd <= "0000"; -- no op
if wr = '1' then state b <= Din; end if;
when 16\#08\# => cmd <= "0001"; --add
when 16\#0c\# => cmd <= "0010"; --sub
when 16#10# => cmd <= "0011"; --mul
when 16#14# => cmd <= "0100"; --div
when 16#18# => cmd <= "0101"; --absolute
when 16#1c# => cmd <= "0110"; --sqaure root
when 16#20# => cmd <= "0111"; --log
when 16#24# => cmd <= "1000"; --reciprocal
when 16#28# => cmd <= "1001"; --float to int
when 16#2c# => cmd <= "1010"; --int to float
when others => cmd <= "0000"; --else
end case;
if rd = '1' then
opra <= state_a;
oprb <= state_b;
go <= rd;
elsif rd = '0' then
go <= rd;
end if;
elsif Dp_blocked = '1' then
go <= '0';
end if;
if int_res_valid = '1' then
dout <= int_res;</pre>
end if;
end if:
end process;
end rtl;
                   APPENDIX B
                   FPU_WRAP
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
-- synthesis translate_off
LIBRARY XilinxCoreLib;
-- synthesis translate_on
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity faddsub_wrap is
port
(
clk : in std_logic;
reset : in std_logic;
Addr : in std_logic_vector(7 downto 0);
Din : in std_logic_vector(31 downto 0);
rd : in std_logic;
wr : in std_logic;
dout : out std_logic_vector(31 downto 0)
end faddsub_wrap;
```

architecture rtl of faddsub\_wrap is

```
signal opra_i, oprb_i, faddsub32_a_tdata_i,
                                                  m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
    faddsub32_b_tdata_i, faddsub32_res_tdata_i
                                                     DOWNTO 0)
    , fmul32_a_tdata_i, fmul32_b_tdata_i,
    fmul32_res_tdata_i, fdiv32_a_tdata_i,
                                                  end component;
    fdiv32_b_tdata_i, fdiv32_res_tdata_i,
    fabs32_a_tdata_i, fabs32_res_tdata_i,
                                                  component ctrl
    fsqr32_a_tdata_i, fsqr32_res_tdata_i,
                                                  port
    flog32_a_tdata_i, flog32_res_tdata_i,
    frec32_a_tdata_i, frec32_res_tdata_i,
                                                  clk : in std_logic;
    f2i32_a_tdata_i, f2i32_res_tdata_i,
                                                  reset : in std_logic;
    i2f32_a_tdata_i, i2f32_res_tdata_i,
                                                  Addr : in std logic vector(7 downto 0);
    res_tdata_i : std_logic_vector(31 downto
                                                  Din : in std_logic_vector(31 downto 0);
    0);
                                                  rd : in std_logic;
                                                  wr : in std_logic;
signal faddsub32_operation_tdata_i,
                                                  int_res : in std_logic_vector(31 downto 0);
                                                  int_res_valid : in std_logic;
    opr_addsub_tdata_i : std_logic_vector(7
   downto 0);
                                                  dout : out std_logic_vector(31 downto 0);
                                                  opra : out std_logic_vector(31 downto 0);
signal cmd_i : std_logic_vector(3 downto 0);
                                                  oprb : out std_logic_vector(31 downto 0);
                                                  cmd : out std_logic_vector(3 downto 0);
signal go_i, dp_blocked_i,
                                                  go : out std_logic;
    faddsub32_a_tvalid_i, faddsub32_b_tvalid_i
                                                  Dp_blocked : in std_logic --busy
    , faddsub32_res_tvalid_i,
    faddsub32_res_tready_i,
                                                  end component;
    faddsub32_a_tready_i, faddsub32_b_tready_i
    , faddsub32_operation_tready_i,
                                                  component fmul32
    faddsub32_operation_tvalid_i,
                                                  port
    fmul32_a_tvalid_i, fmul32_b_tvalid_i,
                                                  (
    fmul32_res_tvalid_i, fmul32_res_tready_i,
                                                  aclk : IN STD_LOGIC;
    fmul32_a_tready_i, fmul32_b_tready_i,
                                                  s_axis_a_tvalid : IN STD_LOGIC;
    fdiv32_a_tvalid_i, fdiv32_b_tvalid_i,
                                                  s_axis_a_tready : OUT STD_LOGIC;
    fdiv32_res_tvalid_i, fdiv32_res_tready_i,
                                                  s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
    fdiv32_a_tready_i, fdiv32_b_tready_i,
                                                       0);
    fabs32_a_tvalid_i, fabs32_res_tvalid_i,
                                                  s_axis_b_tvalid : IN STD_LOGIC;
                                                  s_axis_b_tready : OUT STD_LOGIC;
    fabs32_res_tready_i, fabs32_a_tready_i,
                                                  s_axis_b_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
    fsqr32_a_tvalid_i, fsqr32_res_tvalid_i,
    fsqr32_res_tready_i, fsqr32_a_tready_i,
    flog32_a_tvalid_i, flog32_res_tvalid_i,
                                                  m_axis_result_tvalid : OUT STD_LOGIC;
    flog32_res_tready_i, flog32_a_tready_i,
                                                  m_axis_result_tready : IN STD_LOGIC;
    frec32_a_tvalid_i, frec32_res_tvalid_i,
                                                  m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
    frec32_res_tready_i, frec32_a_tready_i,
                                                     DOWNTO 0)
    f2i32_a_tvalid_i, f2i32_res_tvalid_i,
                                                  );
    f2i32_res_tready_i, f2i32_a_tready_i,
                                                  end component;
    i2f32_a_tvalid_i, i2f32_res_tvalid_i,
   i2f32_res_tready_i, i2f32_a_tready_i,
                                                  component fdiv32
   res_tvalid_i, en1_i, en2_i, en3_i, en4_i,
                                                  port
   en5_i, en6_i, en7_i, en8_i, en9_i :
                                                  (
   std_logic;
                                                  aclk : IN STD_LOGIC;
                                                  s_axis_a_tvalid : IN STD_LOGIC;
component faddsub32
                                                  s_axis_a_tready : OUT STD_LOGIC;
port
                                                  s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                  s_axis_b_tvalid : IN STD_LOGIC;
aclk : IN STD_LOGIC;
                                                  s_axis_b_tready : OUT STD_LOGIC;
s_axis_a_tvalid : IN STD_LOGIC;
s_axis_a_tready : OUT STD_LOGIC;
                                                  s_axis_b_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
     0);
                                                  m_axis_result_tvalid : OUT STD_LOGIC;
s_axis_b_tvalid : IN STD_LOGIC;
                                                  m_axis_result_tready : IN STD_LOGIC;
s_axis_b_tready : OUT STD_LOGIC;
                                                  m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
s_axis_b_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                     DOWNTO 0)
                                                  );
s_axis_operation_tvalid : IN STD_LOGIC;
                                                  end component;
s_axis_operation_tready : OUT STD_LOGIC;
s_axis_operation_tdata : IN STD_LOGIC_VECTOR(7
                                                  component fabs32
    DOWNTO 0);
                                                  port
m_axis_result_tvalid : OUT STD_LOGIC;
                                                  s_axis_a_tvalid : IN STD_LOGIC;
m_axis_result_tready : IN STD_LOGIC;
```

```
s_axis_a_tready : OUT STD_LOGIC;
                                                  );
                                                  end component;
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
m_axis_result_tvalid : OUT STD_LOGIC;
                                                  component i322f32
m_axis_result_tready : IN STD_LOGIC;
                                                  port
m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
   DOWNTO 0)
                                                  aclk : IN STD_LOGIC;
                                                  s_axis_a_tvalid : IN STD_LOGIC;
                                                  s_axis_a_tready : OUT STD_LOGIC;
end component;
                                                  s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
component fsqrt32
                                                       0);
                                                  m_axis_result_tvalid : OUT STD_LOGIC;
port
                                                  m_axis_result_tready : IN STD_LOGIC;
(
aclk : IN STD_LOGIC;
                                                  m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
s_axis_a_tvalid : IN STD_LOGIC;
                                                      DOWNTO 0)
s_axis_a_tready : OUT STD_LOGIC;
                                                  );
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                  end component;
m_axis_result_tvalid : OUT STD_LOGIC;
                                                  begin
m_axis_result_tready : IN STD_LOGIC;
                                                  --data flow case
m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
                                                  CTRL_i : ctrl
   DOWNTO 0)
                                                  port map (
);
                                                  clk => clk,
end component;
                                                  reset => reset,
                                                  Addr => Addr,
component flog32
                                                  Din => Din,
                                                  rd => rd
port
                                                  wr => wr,
aclk : IN STD_LOGIC;
                                                  int_res => res_tdata_i,
s_axis_a_tvalid : IN STD_LOGIC;
                                                  int_res_valid => res_tvalid_i,
s_axis_a_tready : OUT STD_LOGIC;
                                                  dout => dout,
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                  opra => opra_i,
                                                  oprb => oprb_i,
m_axis_result_tvalid : OUT STD_LOGIC;
                                                  cmd => cmd_i,
m_axis_result_tready : IN STD_LOGIC;
                                                  go => go_i,
m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
                                                  Dp_blocked => Dp_blocked_i
   DOWNTO 0)
                                                  );
end component;
                                                  FAS : faddsub32
                                                  port map (
                                                  aclk => clk,
component frec32
port
                                                  s_axis_a_tvalid => faddsub32_a_tvalid_i,
                                                  s_axis_a_tready => faddsub32_a_tready_i,
                                                  s_axis_a_tdata => faddsub32_a_tdata_i,
aclk : IN STD_LOGIC;
s_axis_a_tvalid : IN STD_LOGIC;
                                                  s_axis_b_tvalid => faddsub32_b_tvalid_i,
s_axis_a_tready : OUT STD_LOGIC;
                                                  s_axis_b_tready => faddsub32_b_tready_i,
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                  s_axis_b_tdata => faddsub32_b_tdata_i,
                                                  s_axis_operation_tvalid =>
m_axis_result_tvalid : OUT STD_LOGIC;
                                                      faddsub32_operation_tvalid_i,
m_axis_result_tready : IN STD_LOGIC;
                                                  s_axis_operation_tready =>
m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
                                                      faddsub32_operation_tready_i,
   DOWNTO 0)
                                                  s_axis_operation_tdata =>
);
                                                      faddsub32_operation_tdata_i,
                                                  m_axis_result_tvalid => faddsub32_res_tvalid_i
end component;
component f322i32
                                                  m_axis_result_tready => faddsub32_res_tready_i
port
                                                  m_axis_result_tdata => faddsub32_res_tdata_i
aclk : IN STD_LOGIC;
                                                  );
s_axis_a_tvalid : IN STD_LOGIC;
s_axis_a_tready : OUT STD_LOGIC;
                                                  FMUL : fmul32
s_axis_a_tdata : IN STD_LOGIC_VECTOR(31 DOWNTO
                                                  port map (
    0);
                                                  aclk => clk,
                                                  s_axis_a_tvalid => fmul32_a_tvalid_i,
m_axis_result_tvalid : OUT STD_LOGIC;
m_axis_result_tready : IN STD_LOGIC;
                                                  s_axis_a_tready => fmul32_a_tready_i,
m_axis_result_tdata : OUT STD_LOGIC_VECTOR(31
                                                  s_axis_a_tdata => fmul32_a_tdata_i,
   DOWNTO 0)
                                                  s_axis_b_tvalid => fmul32_b_tvalid_i,
```

```
s_axis_b_tready => fmul32_b_tready_i,
                                                  s_axis_a_tvalid => f2i32_a_tvalid_i,
s_axis_b_tdata => fmul32_b_tdata_i,
                                                  s_axis_a_tready => f2i32_a_tready_i,
m_axis_result_tvalid => fmul32_res_tvalid_i,
                                                  s_axis_a_tdata => f2i32_a_tdata_i,
m_axis_result_tready => fmul32_res_tready_i,
                                                  m_axis_result_tvalid => f2i32_res_tvalid_i,
m_axis_result_tdata => fmul32_res_tdata_i
                                                  m_axis_result_tready => f2i32_res_tready_i,
                                                  m_axis_result_tdata => f2i32_res_tdata_i
);
FDIV : fdiv32
                                                  I2F : i322f32
port map (
aclk => clk,
                                                  port map (
s_axis_a_tvalid => fdiv32_a_tvalid_i,
                                                  aclk => clk,
s_axis_a_tready => fdiv32_a_tready_i,
                                                  s_axis_a_tvalid => i2f32_a_tvalid_i,
s_axis_a_tdata => fdiv32_a_tdata_i,
                                                  s_axis_a_tready => i2f32_a_tready_i,
s_axis_b_tvalid => fdiv32_b_tvalid_i,
                                                  s_axis_a_tdata => i2f32_a_tdata_i,
s_axis_b_tready => fdiv32_b_tready_i,
                                                  m_axis_result_tvalid => i2f32_res_tvalid_i,
s_axis_b_tdata => fdiv32_b_tdata_i,
                                                  m_axis_result_tready => i2f32_res_tready_i,
m_axis_result_tvalid => fdiv32_res_tvalid_i,
                                                  m_axis_result_tdata => i2f32_res_tdata_i
m_axis_result_tready => fdiv32_res_tready_i,
m_axis_result_tdata => fdiv32_res_tdata_i
                                                  I_cmd_PROC : process(cmd_i, go_i)
);
FABS : fabs32
                                                  opr_addsub_tdata_i <= "00000000";
                                                  en1_i <= '0';--addsub
port map (
                                                  en2_i <= '0';--mul
s_axis_a_tvalid => fabs32_a_tvalid_i,
s_axis_a_tready => fabs32_a_tready_i,
                                                  en3_i <= '0'; --div
                                                  en4_i <= '0';--ads
s_axis_a_tdata => fabs32_a_tdata_i,
                                                  en5_i <= '0';--sqr
m_axis_result_tvalid => fabs32_res_tvalid_i,
                                                  en6_i <= '0';--log
m_axis_result_tready => fabs32_res_tready_i,
                                                  en7_i <= '0';--rec
m_axis_result_tdata => fabs32_res_tdata_i
                                                  en8_i <= '0';--f2i
                                                  en9_i <= '0';--i2f
FSQR : fsqrt32
                                                  case (cmd_i) is
                                                  when "0001" => --add
port map (
                                                  if go_i = '1' then
aclk => clk,
                                                  en1_i <= '1';
s_axis_a_tvalid => fsqr32_a_tvalid_i,
s_axis_a_tready => fsqr32_a_tready_i,
                                                  opr_addsub_tdata_i <= "00000000";
s_axis_a_tdata => fsqr32_a_tdata_i,
                                                  end if:
m_axis_result_tvalid => fsqr32_res_tvalid_i,
                                                  when "0010" => --sub
                                                  if go_i = '1' then
m_axis_result_tready => fsqr32_res_tready_i,
                                                  en1_i <= '1';
m_axis_result_tdata => fsqr32_res_tdata_i
                                                  opr_addsub_tdata_i <= "00000001";
);
                                                  end if;
                                                  when "0011" => --mul
FLOG: flog32
                                                  if go_i = '1' then
port map (
                                                  en2_i <= '1';
aclk => clk,
s_axis_a_tvalid => flog32_a_tvalid_i,
                                                  end if;
s_axis_a_tready => flog32_a_tready_i,
                                                  when "0100" => --div
                                                  if go_i = '1' then
s_axis_a_tdata => flog32_a_tdata_i,
                                                  en3_i <= '1';
m_axis_result_tvalid => flog32_res_tvalid_i,
m_axis_result_tready => flog32_res_tready_i,
                                                  end if;
m_axis_result_tdata => flog32_res_tdata_i
                                                  when "0101" => --abs
                                                  if go_i = '1' then
                                                  en4_i <= '1';
FREC : frec32
                                                  end if;
                                                  when "0110" => --abs
port map (
                                                  if go_i = '1' then
aclk => clk,
s_axis_a_tvalid => frec32_a_tvalid_i,
                                                  en5_i <= '1';
s_axis_a_tready => frec32_a_tready_i,
                                                  end if;
s_axis_a_tdata => frec32_a_tdata_i,
                                                  when "0111" => --\log
                                                  if go_i = '1' then
m_axis_result_tvalid => frec32_res_tvalid_i,
                                                  en6_i <= '1';
m_axis_result_tready => frec32_res_tready_i,
m_axis_result_tdata => frec32_res_tdata_i
                                                  end if;
                                                  when "1000" => --\log
);
                                                  if go_i = '1' then
F2I : f322i32
                                                  en7_i <= '1';
port map (
                                                  end if;
                                                  when "1001" => --f2i
aclk => clk,
```

```
if qo_i = '1' then
                                                    if reset = '1' then
en8_i <= '1';
                                                     faddsub32_a_tdata_i <= (others => '0');--
end if;
when "1010" => --i2f
                                                     faddsub32_b_tdata_i <= (others => '0');
if go_i = '1' then
                                                     fmul32_a_tdata_i <= (others => '0');-- mul
                                                     fmul32_b_tdata_i <= (others => '0');
en9_i <= '1';
end if;
                                                     fdiv32_a_tdata_i <= (others => '0');-- div
                                                     fdiv32_b_tdata_i \ll (others => '0');
when others => -- else
opr_addsub_tdata_i <= "00000000";
                                                    fabs32_a_tdata_i <= (others => '0');-- abs
                                                    fsqr32_a_tdata_i <= (others => '0');-- sqr
end case;
                                                    flog32_a_tdata_i <= (others => '0'); -- log
end process;
                                                    frec32_a_tdata_i <= (others => '0');-- rec
-- 1 bit register with enable
                                                    f2i32_a_tdata_i <= (others => '0');-- f2i
                                                    i2f32_a_tdata_i <= (others => '0');-- i2f
I_Busy_PROC : process(clk , reset, go_i,
   res_tvalid_i)
                                                    elsif rising_edge(clk) then
                                                     if en1_i = '1' then
begin
if reset = '1' then
                                                     faddsub32_a_tdata_i <= opra_i; -- addsub</pre>
Dp_blocked_i <= '0';</pre>
                                                     faddsub32_b_tdata_i <= oprb_i;</pre>
faddsub32_res_tready_i <= '0';</pre>
                                                    elsif en2_i = '1' then
fmul32_res_tready_i <= '0';</pre>
                                                    fmul32_a_tdata_i <= opra_i; -- mul</pre>
fdiv32_res_tready_i <= '0';
                                                    fmul32_b_tdata_i <= oprb_i;</pre>
fabs32_res_tready_i <= '0';</pre>
                                                    elsif en3_i = '1' then
fsqr32_res_tready_i <= '0';</pre>
                                                    fdiv32_a_tdata_i <= opra_i;-- div
flog32_res_tready_i <= '0';</pre>
                                                    fdiv32_b_tdata_i <= oprb_i;
                                                    elsif en4_i = '1' then
fabs32_a_tdata_i <= opra_i;-- abs</pre>
frec32_res_tready_i <= '0';</pre>
f2i32_res_tready_i <= '0';
i2f32_res_tready_i <= '0';</pre>
                                                    elsif en5_i = '1' then
                                                   fsqr32_a_tdata_i <= opra_i;-- sqr
elsif rising_edge(clk) then
if qo_i = '1' then
                                                    elsif en6_i = '1' then
Dp_blocked_i <= '1';</pre>
                                                    flog32_a_tdata_i <= opra_i; -- log
if en1_i = '1' then
                                                    elsif en7_i = '1' then
faddsub32_res_tready_i <= '1';</pre>
                                                    frec32_a_tdata_i <= opra_i;-- rec</pre>
elsif en2_i = '1' then
                                                    elsif en8_i = '1' then
fmul32_res_tready_i <= '1';
elsif en3_i = '1' then</pre>
                                                    f2i32_a_tdata_i <= opra_i;-- f2i
                                                    elsif en9_i = '1' then
fdiv32_res_tready_i <= '1';</pre>
                                                    i2f32_a_tdata_i <= opra_i;-- i2f
                                                    elsif res_tvalid_i = '1' then
elsif en4_i = '1' then
fabs32_res_tready_i <= '1';</pre>
                                                    faddsub32_a_tdata_i <= (others => '0'); --
elsif en5_i = '1' then
fsqr32_res_tready_i <= '1';</pre>
                                                    faddsub32_b_tdata_i <= (others => '0');
                                                    fmul32_a\_tdata_i \le (others => '0');-- mul
elsif en6_i = '1' then
flog32_res_tready_i <= '1';</pre>
                                                    fmul32_b_tdata_i <= (others => '0');
                                                    fdiv32_a_tdata_i <= (others => '0');-- div
elsif en7_i = '1' then
frec32_res_tready_i <= '1';</pre>
                                                    fdiv32_b_tdata_i <= (others => '0');
elsif en8_i = '1' then
                                                    fabs32_a_tdata_i <= (others => '0');-- abs
                                                    fsqr32_a_tdata_i <= (others => '0');-- sqr
f2i32_res_tready_i <= '1';</pre>
elsif en9_i = '1' then
                                                    flog32_a_tdata_i <= (others => '0');-- log
                                                    frec32_a_tdata_i <= (others => '0');-- rec
i2f32_res_tready_i <= '1';
end if;
                                                    f2i32_a_tdata_i <= (others => '0');-- f2i
elsif res_tvalid_i = '1' then
                                                    i2f32_a_tdata_i <= (others => '0');-- i2f
DP_blocked_i <= '0';</pre>
                                                    end if;
faddsub32_res_tready_i <= '0';</pre>
                                                    end if;
fmul32_res_tready_i <= '0';</pre>
                                                    end process;
fdiv32_res_tready_i <= '0';
                                                    -- 8 bit register with enable -- addsub only
fabs32_res_tready_i <= '0';</pre>
                                                    I_opr_tdata_Proc : process(clk, reset, en1_i,
fsqr32_res_tready_i <= '0';</pre>
                                                        res_tvalid_i)
flog32_res_tready_i <= '0';</pre>
                                                    begin
frec32_res_tready_i <= '0';</pre>
                                                    if reset = '1' then
f2i32_res_tready_i <= '0';
                                                    faddsub32_operation_tdata_i <= (others => '0')
i2f32_res_tready_i <= '0';</pre>
                                                     elsif rising_edge(clk) then
end if;
                                                     if en1_i = '1' then
end if;
                                                    faddsub32_operation_tdata_i <=</pre>
end process;
-- 32 bit register with enable -- addsub
                                                        opr_addsub_tdata_i;
                                                     elsif res_tvalid_i = '1' then
I_tdata_Proc : process(clk, reset, enl_i,
                                                     faddsub32_operation_tdata_i <= (others => '0')
   res_tvalid_i)
begin
```

```
end if;
                                                     elsif rising_edge(clk) then
                                                     if faddsub32_res_tready_i = '1' then
end if;
end process;
                                                      res_tvalid_i <= faddsub32_res_tvalid_i;</pre>
                                                     elsif fmul32_res_tready_i = '1' then
-- 1 bit register with enable
I_valid_PROC : process(clk , reset, en1_i,
                                                     res_tvalid_i <= fmul32_res_tvalid_i;</pre>
  res_tvalid_i)
                                                     elsif fdiv32_res_tready_i = '1' then
                                                      res_tvalid_i <= fdiv32_res_tvalid_i;</pre>
begin
if reset = '1' then
                                                     elsif fabs32_res_tready_i = '1' then
faddsub32_operation_tvalid_i <= '0';</pre>
                                                     res_tvalid_i <= fabs32_res_tvalid_i;</pre>
faddsub32_a_tvalid_i <= '0';</pre>
                                                     elsif fsqr32_res_tready_i = '1' then
                                                     res_tvalid_i <= fsqr32_res_tvalid_i;</pre>
faddsub32 b tvalid i <= '0';</pre>
fmul32_a_tvalid_i <= '0';</pre>
                                                     elsif flog32_res_tready_i = '1' then
fmul32_b_tvalid_i <= '0';</pre>
                                                     res_tvalid_i <= flog32_res_tvalid_i;</pre>
fdiv32_a_tvalid_i <= '0';
                                                     elsif frec32_res_tready_i = '1' then
fdiv32_b_tvalid_i <= '0';
                                                     res_tvalid_i <= frec32_res_tvalid_i;</pre>
fabs32_a_tvalid_i <= '0';</pre>
                                                     elsif f2i32_res_tready_i = '1' then
fsqr32_a_tvalid_i <= '0';
                                                     res_tvalid_i <= f2i32_res_tvalid_i;</pre>
flog32_a_tvalid_i <= '0';</pre>
                                                     elsif i2f32_res_tready_i = '1' then
frec32_a_tvalid_i <= '0';</pre>
                                                     res_tvalid_i <= i2f32_res_tvalid_i;</pre>
f2i32_a_tvalid_i <= '0';
                                                     end if;
i2f32_a_tvalid_i <= '0';</pre>
                                                     end if;
elsif rising_edge(clk) then
                                                     end process;
if en1_i = '1' then
                                                     -- 32 bit register -- result
faddsub32_operation_tvalid_i <= '1';</pre>
                                                     I_res_tdata_PROC : process(clk, reset)
faddsub32_a_tvalid_i <= '1';
faddsub32_b_tvalid_i <= '1';</pre>
                                                     begin
                                                     if reset = '1' then
elsif en2_i = '1' then
                                                     res_tdata_i <= (others => '0');
fmul32_a_tvalid_i <= '1';</pre>
                                                     elsif rising_edge(clk) then
fmul32_b_tvalid_i <= '1';</pre>
                                                     if faddsub32_res_tready_i = '1' then
elsif en3_i = '1' then
                                                     res_tdata_i <= faddsub32_res_tdata_i;</pre>
                                                     elsif fmul32_res_tready_i = '1' then
fdiv32_a_tvalid_i <= '1';
fdiv32_b_tvalid_i <= '1';
                                                     res_tdata_i <= fmul32_res_tdata_i;</pre>
elsif en4_i = '1' then
                                                     elsif fdiv32_res_tready_i = '1' then
fabs32_a_tvalid_i <= '1';</pre>
                                                     res_tdata_i <= fdiv32_res_tdata_i;</pre>
elsif en5_i = '1' then
                                                     elsif fabs32_res_tready_i = '1' then
                                                     res_tdata_i <= fabs32_res_tdata_i;</pre>
fsqr32_a_tvalid_i <= '1';
elsif en6_i = '1' then
                                                     elsif fsqr32_res_tready_i = '1' then
flog32_a_tvalid_i <= '1';</pre>
                                                     res_tdata_i <= fsqr32_res_tdata_i;</pre>
elsif en7_i = '1' then
                                                     elsif flog32_res_tready_i = '1' then
frec32_a_tvalid_i <= '1';</pre>
                                                     res_tdata_i <= flog32_res_tdata_i;</pre>
elsif en8_i = '1' then
                                                     elsif frec32_res_tready_i = '1' then
f2i32_a_tvalid_i <= '1';
                                                     res_tdata_i <= frec32_res_tdata_i;</pre>
elsif en9_i = '1' then i2f32_a_tvalid_i <= '1';
                                                     elsif f2i32_res_tready_i = '1' then
                                                     res_tdata_i <= f2i32_res_tdata_i;</pre>
elsif res_tvalid_i <= '1' then
                                                     elsif i2f32_res_tready_i = '1' then
faddsub32_operation_tvalid_i <= '0';</pre>
                                                    res_tdata_i <= i2f32_res_tdata_i;
faddsub32_a_tvalid_i <= '0';</pre>
                                                    end if;
faddsub32_b_tvalid_i <= '0';</pre>
                                                     end if;
fmul32_a_tvalid_i <= '0';</pre>
                                                     end process;
                                                     end rtl;
fmul32_b_tvalid_i <= '0';</pre>
fdiv32_a_tvalid_i <= '0';
                                                                          APPENDIX C
fdiv32_b_tvalid_i <= '0';
fabs32_a_tvalid_i <= '0';</pre>
                                                                          TESTBENCH
fsqr32_a_tvalid_i <= '0';
flog32_a_tvalid_i <= '0';
                                                     LIBRARY ieee;
frec32_a_tvalid_i <= '0';</pre>
                                                     USE ieee.std_logic_1164.ALL;
f2i32_a_tvalid_i <= '0';
                                                     -- synthesis translate_off
i2f32_a_tvalid_i <= '0';</pre>
                                                     LIBRARY XilinxCoreLib;
end if;
                                                      -- synthesis translate_on
end if;
                                                     use ieee.std_logic_arith.all;
end process;
                                                      use ieee.std_logic_unsigned.all;
                                                      --use work.fpu_package.all
-- 1 bit register -- result
I_res_tvalid_PROC : process(clk, reset)
                                                     entity tb_faddsub_wrap is
if reset = '1' then
                                                     end tb_faddsub_wrap;
res_tvalid_i <= '0';</pre>
```

```
(16#40000000#,32); --2
architecture exercise of tb_faddsub_wrap is
                                                  B_Constant(2) <= conv_std_logic_vector</pre>
component faddsub_wrap
                                                      (16#40400000#,32); --3
port
                                                  B_Constant(3) <= conv_std_logic_vector
                                                      (16#40800000#,32); --4
                                                  B_Constant(4) <= conv_std_logic_vector(16#40</pre>
clk : in std_logic;
reset : in std_logic;
                                                      A00000#,32); --5
                                                  B_Constant(5) <= conv_std_logic_vector(16#40
Addr : in std_logic_vector(7 downto 0);
Din : in std_logic_vector(31 downto 0);
                                                      C00000#,32); --6
                                                  B_Constant(6) <= conv_std_logic_vector(16#40
rd : in std_logic;
                                                      E00000#,32); --7
wr : in std_logic;
dout : out std_logic_vector(31 downto 0)
                                                  B_Constant(7) <= conv_std_logic_vector</pre>
                                                      (16#41000000#,32); --8
);
end component;
                                                  B_Constant(8) <= conv_std_logic_vector</pre>
                                                      (16#41100000#,32); --9
signal clk_i : std_logic;
                                                  B_Constant(9) <= conv_std_logic_vector</pre>
signal reset_i : std_logic;
                                                      (16#41200000#,32); --10
signal Addr_i : std_logic_vector(7 downto 0);
signal Din_i : std_logic_vector(31 downto 0);
                                                  ADDRESConstant(0) <= conv_std_logic_vector
signal rd_i : std_logic;
signal wr_i : std_logic;
                                                      (16#40400000#,32); --3
signal dout_i : std_logic_vector(31 downto 0);
                                                  ADDRESConstant(1) <= conv_std_logic_vector
                                                      (16#40A00000#,32); --5
                                                  ADDRESConstant(2) <= conv_std_logic_vector
constant clk_period : time := 10 ns;
constant c2q : time := clk_period/4;
                                                      (16#40E00000#,32); --7
                                                  ADDRESConstant(3) <= conv_std_logic_vector
                                                      (16#41100000#,32); --9
type FPUConstant is array(999 downto 0) of
                                                  ADDRESConstant(4) <= conv_std_logic_vector
   std_logic_vector(31 downto 0);
signal A_Constant : FPUConstant;
                                                      (16#41300000#, 32); --11
signal B_Constant : FPUConstant;
                                                  ADDRESConstant(5) <= conv_std_logic_vector
signal ADDRESConstant : FPUConstant;
                                                      (16#41500000#,32); --13
signal SUBRESConstant : FPUConstant;
                                                  ADDRESConstant(6) <= conv_std_logic_vector
signal MULRESConstant : FPUConstant;
                                                      (16#41700000#,32); --15
                                                  ADDRESConstant(7) <= conv_std_logic_vector
signal DIVRESConstant : FPUConstant;
signal SQRRESConstant : FPUConstant;
                                                      (16#41880000#,32); --17
signal ABSRESConstant : FPUConstant;
                                                  ADDRESConstant(8) <= conv_std_logic_vector
signal LOGRESConstant : FPUConstant;
                                                      (16#41980000#,32); --19
signal RECRESConstant : FPUConstant;
                                                  ADDRESConstant(9) <= conv_std_logic_vector
signal F2IRESConstant : FPUConstant;
                                                      (16#41A80000#,32); --21
signal I2FRESConstant : FPUConstant;
                                                  SUBRESConstant(0) <= conv_std_logic_vector</pre>
A_Constant(0) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
                                                  SUBRESConstant(1) <= conv_std_logic_vector
    (16#40000000#,32); --2
A_Constant(1) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
                                                  SUBRESConstant(2) <= conv_std_logic_vector
   (16#40400000#,32); --3
                                                      (16#3F800000#,32); --1
A_Constant(2) <= conv_std_logic_vector
    (16#40800000#,32); --4
                                                  SUBRESConstant(3) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
A_Constant(3) <= conv_std_logic_vector(16#40
                                                  SUBRESConstant(4) <= conv_std_logic_vector
   A00000#,32); --5
A_Constant(4) <= conv_std_logic_vector(16#40
                                                      (16#3F800000#,32); --1
                                                  SUBRESConstant(5) <= conv_std_logic_vector
    C00000#,32); --6
A_Constant(5) <= conv_std_logic_vector(16#40
                                                      (16#3F800000#,32); --1
   E00000#,32); --7
                                                  SUBRESConstant(6) <= conv_std_logic_vector
A_Constant(6) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
    (16#41000000#,32); --8
                                                  SUBRESConstant(7) <= conv_std_logic_vector
A_Constant(7) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
    (16#41100000#,32); --9
                                                  SUBRESConstant(8) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
A_Constant(8) <= conv_std_logic_vector
    (16#41200000#,32); --10
                                                  SUBRESConstant(9) <= conv_std_logic_vector
A_Constant(9) <= conv_std_logic_vector
                                                      (16#3F800000#,32); --1
    (16#41300000#,32); --11
                                                  DIVRESConstant(0) <= conv_std_logic_vector</pre>
B_Constant(0) <= conv_std_logic_vector(16#3</pre>
                                                      (16#40000000#,32); --2
   F800000#,32); --1
                                                  DIVRESConstant(1) <= conv_std_logic_vector</pre>
                                                      (16#3FC00000#,32); --1.5
B_Constant(1) <= conv_std_logic_vector</pre>
```

```
(16#40800000#,32); --4
DIVRESConstant(2) <= conv_std_logic_vector
                                                   ABSRESConstant(3) <= conv_std_logic_vector
    (16#3FAAAAAB#,32); --1.333333
DIVRESConstant(3) <= conv_std_logic_vector
                                                       (16#40A00000#,32); --5
    (16#3FA00000#,32); --1.25
                                                   ABSRESConstant(4) <= conv_std_logic_vector
                                                       (16#40C00000#,32); --6
DIVRESConstant(4) <= conv_std_logic_vector</pre>
                                                   ABSRESConstant(5) <= conv_std_logic_vector
    (16#3F99999A#,32); --1.2
                                                       (16#40E00000#,32); --7
DIVRESConstant(5) <= conv_std_logic_vector
    (16#3F955555#,32); --1.166667
                                                   ABSRESConstant(6) <= conv_std_logic_vector
DIVRESConstant(6) <= conv_std_logic_vector</pre>
                                                       (16#41000000#,32); --8
                                                   ABSRESConstant(7) <= conv_std_logic_vector
    (16#3F924925#,32); --1.142857
                                                       (16#41100000#,32); --9
DIVRESConstant(7) <= conv_std_logic_vector</pre>
    (16#3F900000#,32); --1.125
                                                   ABSRESConstant(8) <= conv_std_logic_vector
DIVRESConstant(8) <= conv_std_logic_vector
                                                       (16#41200000#,32); --10
    (16#3F8E38E4#,32); --1.111111
                                                   ABSRESConstant(9) <= conv_std_logic_vector
DIVRESConstant(9) <= conv_std_logic_vector</pre>
                                                       (16#41300000#,32); --11
    (16#3F8CCCCD#,32); --1.1
                                                   LOGRESConstant(0) <= conv_std_logic_vector</pre>
MULRESConstant(0) <= conv_std_logic_vector
                                                       (16#3F317218#,32); --0.6931472
                                                   LOGRESConstant(1) <= conv_std_logic_vector
    (16#40000000#,32); --2
MULRESConstant(1) <= conv_std_logic_vector
                                                       (16#3F8C9F54#,32); --1.098612
    (16#40C00000#,32); --6
                                                   LOGRESConstant(2) <= conv_std_logic_vector
                                                       (16#3FB17218#,32); --1.386294
MULRESConstant(2) <= conv_std_logic_vector
    (16#41400000#,32); --12
                                                   LOGRESConstant(3) <= conv_std_logic_vector
MULRESConstant(3) <= conv_std_logic_vector</pre>
                                                       (16#3FCE0210#,32); --1.609438
    (16#41A00000#,32); --20
                                                   LOGRESConstant(4) <= conv_std_logic_vector
                                                       (16#3FE55860#,32); --1.791759
MULRESConstant(4) <= conv_std_logic_vector
                                                   LOGRESConstant(5) <= conv_std_logic_vector
    (16#41F00000#,32); --30
                                                       (16#3FF91395#,32); --1.94591
MULRESConstant(5) <= conv_std_logic_vector</pre>
    (16#42280000#,32); --42
                                                   LOGRESConstant(6) <= conv_std_logic_vector
MULRESConstant(6) <= conv_std_logic_vector</pre>
                                                       (16#40051592#,32); --2.079442
    (16#42600000#,32); --56
                                                   LOGRESConstant(7) <= conv_std_logic_vector</pre>
MULRESConstant(7) <= conv_std_logic_vector</pre>
                                                       (16#400C9F54#,32); --2.197225
                                                   LOGRESConstant(8) <= conv_std_logic_vector
    (16#42900000#,32); --72
                                                       (16#40135D8E#,32); --2.302585
MULRESConstant(8) <= conv_std_logic_vector
                                                   LOGRESConstant(9) <= conv_std_logic_vector</pre>
    (16#42B40000#,32); --90
MULRESConstant(9) <= conv_std_logic_vector</pre>
                                                       (16#4019771E#,32); --2.397895
    (16#42DC0000#, 32); --110
                                                   RECRESConstant(0) <= conv_std_logic_vector</pre>
                                                       (16#3F000000#,32); --0.5
SQRRESConstant(0) <= conv_std_logic_vector
    (16#3FB504F3#,32); --1.414214
                                                   RECRESConstant(1) <= conv_std_logic_vector
SQRRESConstant(1) <= conv_std_logic_vector
                                                       (16#3EAAAAAB#, 32); --0.3333333
    (16#3FDDB3D7#,32); --1.732051
                                                   RECRESConstant(2) <= conv_std_logic_vector
SQRRESConstant(2) <= conv_std_logic_vector
                                                       (16#3E800000#,32); --0.25
                                                   RECRESConstant(3) <= conv_std_logic_vector
    (16#40000000#,32); --2
SQRRESConstant(3) <= conv_std_logic_vector
                                                       (16#3E4CCCCD#,32); --0.2
    (16#400F1BBD#,32); --2.236068
                                                   RECRESConstant(4) <= conv_std_logic_vector
                                                       (16#3E2AAAAB#,32); --0.1666667
SQRRESConstant(4) <= conv_std_logic_vector
                                                   RECRESConstant(5) <= conv_std_logic_vector</pre>
    (16#401CC471#,32); --2.44949
SQRRESConstant(5) <= conv_std_logic_vector
                                                       (16#3E124925#,32); --0.1428571
    (16#402953FD#,32); --2.645751
                                                   RECRESConstant(6) <= conv_std_logic_vector</pre>
SQRRESConstant(6) <= conv_std_logic_vector
                                                       (16#3E000000#,32); --0.125
                                                   RECRESConstant(7) <= conv_std_logic_vector
    (16#403504F3#,32); --2.828427
SQRRESConstant(7) <= conv_std_logic_vector
                                                       (16#3DE38E39#,32); --0.1111111
    (16#40400000#,32); --3
                                                   RECRESConstant(8) <= conv_std_logic_vector
SQRRESConstant(8) <= conv_std_logic_vector
                                                       (16#3DCCCCCD#, 32); --0.1
    (16#404A62C2#,32); --3.162278
                                                   RECRESConstant(9) <= conv_std_logic_vector
                                                       (16#3DBA2E8C#,32); --0.09090909
SQRRESConstant(9) <= conv_std_logic_vector
    (16#40544395#, 32); --3.316625
                                                   F2IRESConstant(0) <= conv_std_logic_vector
                                                       (2,32); --40000000
ABSRESConstant(0) <= conv_std_logic_vector
    (16#40000000#,32); --2
                                                   F2IRESConstant(1) <= conv_std_logic_vector
ABSRESConstant(1) <= conv_std_logic_vector
                                                       (3,32); --40400000
    (16#40400000#,32); --3
                                                   F2IRESConstant(2) <= conv_std_logic_vector
                                                       (4,32); --40800000
ABSRESConstant(2) <= conv_std_logic_vector
```

```
F2IRESConstant(3) <= conv_std_logic_vector
                                                    stimPROC : process
    (5,32); --40A00000
                                                    begin
F2IRESConstant(4) <= conv_std_logic_vector
                                                    wait on reset_i until reset_i = '0';
    (6,32); --4000000
                                                    addr_i <= conv_std_logic_vector(0,8);
F2IRESConstant(5) <= conv_std_logic_vector
                                                    Din_i <= conv_std_logic_vector(0,32);</pre>
    (7,32); --40E00000
                                                    rd_i <= '0';
F2IRESConstant(6) <= conv_std_logic_vector
                                                    wr_i <= '0';
    (8,32); --41000000
                                                    wait for clk_period;
F2IRESConstant(7) <= conv_std_logic_vector
    (9,32); --41100000
                                                    for i in 0 to 999 loop --add
F2IRESConstant(8) <= conv_std_logic_vector
                                                    --write to internal opr states
    (10,32); --41200000
                                                    wr_i <='1';
                                                    addr_i <= conv_std_logic_vector(0,8);</pre>
F2IRESConstant(9) <= conv_std_logic_vector</pre>
    (11,32); --41300000
                                                    Din_i <= A_Constant(i);</pre>
                                                    wait for clk_period;
                                                    addr_i <= conv_std_logic_vector(4,8);
I2FRESConstant(0) <= conv_std_logic_vector</pre>
                                                    Din_i <= B_constant(i);</pre>
    (16#40000000#,32); --2
                                                    wait for clk_period;
I2FRESConstant(1) <= conv_std_logic_vector</pre>
                                                    -- set opertaion state
    (16#40400000#,32); --3
                                                    addr_i <= conv_std_logic_vector(8,8);</pre>
I2FRESConstant(2) <= conv_std_logic_vector</pre>
                                                    -- read from internal opr states
    (16#40800000#,32); --4
                                                    wr_i <= '0';
I2FRESConstant(3) <= conv_std_logic_vector</pre>
                                                    rd_i <= '1';
    (16#40A00000#,32); --5
                                                    wait for clk_period;
I2FRESConstant(4) <= conv_std_logic_vector</pre>
                                                    rd_i <= '0';
    (16#40C00000#,32); --6
                                                    wait for clk_period*15;
I2FRESConstant(5) <= conv_std_logic_vector</pre>
                                                    assert (dout_i = ADDRESConstant(i))
    (16#40E00000#,32); --7
                                                    report "add error"
I2FRESConstant(6) <= conv_std_logic_vector</pre>
                                                    severity error;
                                                    end loop;
    (16#41000000#,32); --8
I2FRESConstant(7) <= conv_std_logic_vector</pre>
                                                    assert (false)
    (16#41100000#, 32); --9
                                                    report "add complete"
I2FRESConstant(8) <= conv_std_logic_vector</pre>
                                                    severity error;
    (16#41200000#,32); --10
I2FRESConstant(9) <= conv_std_logic_vector</pre>
                                                    for i in 0 to 999 loop --sub
    (16#41300000#,32); --11
                                                    --write to internal opr states
                                                    wr i <='1';
                                                    addr_i <= conv_std_logic_vector(0,8);</pre>
                                                    Din_i <= A_Constant(i);</pre>
reset_me : process
                                                    wait for clk_period;
                                                    addr_i <= conv_std_logic_vector(4,8);</pre>
begin
                                                    Din_i <= B_constant(i);</pre>
reset_i <= '1';
wait for clk_period;
                                                    wait for clk_period;
reset_i <= '0';
                                                    -- set opertaion state
                                                    addr_i <= conv_std_logic_vector(12,8);</pre>
wait:
                                                    -- read from internal opr states
end process;
                                                    wr_i <= '0';
                                                    rd_i <= '1';
clk_me : process
begin
                                                    wait for clk_period;
clk_i <= '1';
                                                    rd_i <= '0';
wait for clk_period/2;
                                                    wait for clk_period*15;
clk_i <= '0';
                                                    assert (dout_i = SUBRESConstant(i))
                                                    report "sub error"
wait for clk_period/2;
                                                    severity error;
end process;
                                                    end loop;
DUT : faddsub_wrap
                                                    assert (false)
port map
                                                    report "sub complete"
                                                    severity error;
clk => clk_i,
reset => reset_i,
                                                    for i in 0 to 999 loop --mul
Addr => Addr_i,
                                                     --write to internal opr states
Din => Din_i,
                                                    wr_i <='1';
rd => rd_i,
                                                    addr_i <= conv_std_logic_vector(0,8);</pre>
wr => wr i,
                                                    Din i <= A Constant(i);
dout => dout_i
                                                    wait for clk_period;
);
                                                    addr_i <= conv_std_logic_vector(4,8);</pre>
                                                    Din_i <= B_Constant(i);</pre>
```

```
wait for clk_period;
                                                   addr_i <= conv_std_logic_vector(0,8);</pre>
-- set opertaion state
                                                   Din_i <= A_Constant(i);</pre>
addr_i <= conv_std_logic_vector(16,8);</pre>
                                                   wait for clk_period;
                                                   -- set opertaion state
-- read from internal opr states
wr_i <= '0';
                                                   addr_i <= conv_std_logic_vector(28,8);</pre>
rd_i <= '1';
                                                   -- read from internal opr states
wait for clk_period;
                                                   wr_i <= '0';
rd_i <= '0';
                                                   rd_i <= '1';
                                                   wait for clk_period;
wait for clk_period*12;
assert (dout_i = MULRESConstant(i))
                                                  rd_i <= '0';
                                                  wait for clk_period*32;
report "mul error"
severity error;
                                                  assert (dout_i = SQRRESConstant(i))
                                                  report "sqrt error"
end loop;
assert (false)
                                                   severity error;
report "mul complete"
                                                   end loop;
severity error;
                                                   assert (false)
                                                   report "sqrt complete"
for i in 0 to 999 loop --div
                                                   severity error;
--write to internal opr states
wr_i <='1';
                                                  for i in 0 to 999 loop --log
addr_i <= conv_std_logic_vector(0,8);</pre>
                                                   --write to internal opr states
Din_i <= A_Constant(i);</pre>
                                                   wr_i <='1';
wait for clk_period;
                                                   addr_i <= conv_std_logic_vector(0,8);</pre>
addr_i <= conv_std_logic_vector(4,8);</pre>
                                                   Din_i <= A_Constant(i);</pre>
Din_i <= B_Constant(i);</pre>
                                                   wait for clk_period;
wait for clk_period;
                                                   -- set opertaion state
-- set opertaion state
                                                   addr_i <= conv_std_logic_vector(32,8);</pre>
addr_i <= conv_std_logic_vector(20,8);</pre>
                                                   -- read from internal opr states
-- read from internal opr states
                                                   wr_i <= '0';
                                                   rd_i <= '1';
wr_i <= '0';
rd_i <= '1';
                                                   wait for clk_period;
                                                   rd_i <= '0';
wait for clk_period;
rd_i <= '0';
                                                   wait for clk_period*26;
wait for clk_period*32;
                                                   assert ((dout_i <= LOGRESConstant(i)) and (</pre>
                                                      dout_i >= LOGRESConstant(i)-1))
assert (dout_i = DIVRESConstant(i))
report "div error"
                                                   report "log error"
severity error;
                                                   severity error;
                                                   end loop;
end loop;
assert (false)
                                                   assert (false)
report "div complete"
                                                   report "log complete"
severity error;
                                                   severity error;
for i in 0 to 999 loop --abs
                                                   for i in 0 to 999 loop --rec
--write to internal opr states
                                                   --write to internal opr states
wr_i <='1';
                                                   wr_i <='1';
addr_i <= conv_std_logic_vector(0,8);</pre>
                                                   addr_i <= conv_std_logic_vector(0,8);</pre>
Din_i <= A_Constant(i);</pre>
                                                   Din_i <= A_Constant(i);</pre>
wait for clk_period;
                                                   wait for clk_period;
                                                   -- set opertaion state
-- set opertaion state
addr_i <= conv_std_logic_vector(24,8);</pre>
                                                   addr_i <= conv_std_logic_vector(36,8);</pre>
-- read from internal opr states
                                                   -- read from internal opr states
wr_i <= '0';
                                                   wr_i <= '0';
rd_i <= '1';
                                                   rd_i <= '1';
wait for clk_period;
                                                   wait for clk_period;
rd_i <= '0';
                                                   rd_i <= '0';
wait for clk_period*3;
                                                   wait for clk_period*33;
assert (dout_i = ABSRESConstant(i))
                                                   assert ((dout_i <= RECRESConstant(i)+1) and (</pre>
report "abs error"
                                                     dout_i >= RECRESConstant(i)-1))
severity error;
                                                   report "rec error"
end loop;
                                                   severity error;
assert (false)
                                                   end loop;
report "abs complete"
                                                   assert (false)
                                                   report "rec complete"
severity error;
                                                  severity error;
for i in 0 to 999 loop --sqrt
--write to internal opr states
                                                  for i in 0 to 999 loop --f2i
wr_i <='1';
                                                   --write to internal opr states
```

```
wr_i <='1';
                                                  int k = a - 1;
addr_i <= conv_std_logic_vector(0,8);</pre>
                                                  try
Din_i <= A_Constant(i);</pre>
wait for clk_period;
                                                  StreamWriter sw = new StreamWriter("
                                                     fpu_package.txt", false);
-- set opertaion state
addr_i <= conv_std_logic_vector(40,8);</pre>
                                                  sw.WriteLine("");
-- read from internal opr states
                                                  sw.Close();
wr_i <= '0';
rd_i <= '1';
                                                  catch (Exception y)
wait for clk_period;
rd i <= '0';
                                                  Console.WriteLine("Exception: " + y.Message);
wait for clk_period*10;
assert (dout_i = F2IRESConstant(i))
                                                  Console.WriteLine("--");
                                                  string d = "";
report "F2I error"
                                                  string e = "";
severity error;
                                                  double q = 0;
end loop;
assert (false)
                                                  for (int i =1; i <= a; i++)
report "F2I complete"
severity error;
                                                  float c = (float)b;
                                                  d = BitConverter.ToString(BitConverter.
for i in 0 to 999 loop --i2f
                                                    GetBytes(c));
--write to internal opr states
                                                  e = Reverse(d);
wr_i <='1';
                                                  try
addr_i <= conv_std_logic_vector(0,8);</pre>
Din_i <= F2IRESConstant(i);</pre>
                                                  StreamWriter wr = new StreamWriter("
                                                     fpu_package.txt", true);
wait for clk_period;
                                                  wr.WriteLine("A_Constant({1}) <=</pre>
-- set opertaion state
addr_i <= conv_std_logic_vector(44,8);</pre>
                                                    conv_std_logic_vector(16#{0}#,32); --{2}",
-- read from internal opr states
                                                      e, i-1, c); wr.Close();
wr_i <= '0';
rd_i <= '1';
                                                  catch (Exception y)
wait for clk_period;
rd_i <= '0';
                                                  Console.WriteLine("Exception: " + y.Message);
wait for clk_period*10;
assert (dout_i = I2FRESConstant(i))
                                                  b++;
report "I2F error"
severity error;
                                                  Space();
                                                  Console.WriteLine("--");
end loop;
assert (false)
                                                  double f = 1.0;
report "I2F complete"
                                                  for (int i = 1; i \le a; i++)
severity error;
                                                  float c = (float) f;
wait for clk_period*10;
                                                  d = BitConverter.ToString(BitConverter.
assert (false)
                                                      GetBytes(c));
report "SIMULATION END"
                                                  e = Reverse(d);
severity failure;
                                                  try
end process;
                                                  StreamWriter wr = new StreamWriter("
                                                     fpu_package.txt", true);
end exercise;
                                                  wr.WriteLine("B_Constant({1}) <=</pre>
                  APPENDIX D
                                                     conv_std_logic_vector(16#{0}#,32); --{2}",
                   C# SCRIPT
                                                       e, i-1, c); wr.Close();
using System;
                                                  catch (Exception y)
using System.Collections.Generic;
using System.IO;
                                                  Console.WriteLine("Exception: " + y.Message);
namespace ConsoleApp1
                                                  f++;
class Program
                                                  Space();
static void Main(string[] args)
                                                  Console.WriteLine("--");
                                                  b = 2.0;
double b = 2.0;
                                                  f = 1.0;
Console.WriteLine("enter the number of loops
                                                 for (int i = 1; i \le a; i++)
   to generate for");
string line = Console.ReadLine();
                                                  g = b + f;
int a = Convert.ToInt32(line);
                                                  float c = (float)g;
```

```
d = BitConverter.ToString(BitConverter.
   GetBytes(c));
                                                   b++;
e = Reverse(d);
try
                                                   Space();
                                                   Console.WriteLine("--");
StreamWriter wr = new StreamWriter("
   fpu_package.txt", true);
                                                   b = 2.0;
wr.WriteLine("ADDRESConstant({1}) <=</pre>
                                                   f = 1.0;
   conv_std_logic_vector(16#{0}#,32); --{2}",
                                                   for (int i = 1; i \le a; i++)
    e, i-1, c); wr.Close();
}
                                                   q = b * f;
catch (Exception y)
                                                   float c = (float)g;
                                                   d = BitConverter.ToString(BitConverter.
Console.WriteLine("Exception: " + y.Message);
                                                       GetBytes(c));
                                                   e = Reverse(d);
                                                   try
b++;
f++;
                                                   StreamWriter wr = new StreamWriter("
                                                       fpu_package.txt", true);
Space();
Console.WriteLine("--");
                                                   wr.WriteLine("MULRESConstant({1}) <=</pre>
b = 2.0;
                                                       conv_std_logic_vector(16#{0}#,32); --{2}",
f = 1.0;
                                                        e, i-1, c);
for (int i = 1; i \le a; i++)
                                                   wr.Close();
g = b - f;
                                                   catch (Exception y)
float c = (float)g;
                                                   Console.WriteLine("Exception: " + y.Message);
d = BitConverter.ToString(BitConverter.
   GetBytes(c));
e = Reverse(d);
                                                   b++:
                                                   f++;
try
StreamWriter wr = new StreamWriter("
                                                   Space();
   fpu_package.txt", true);
                                                   Console.WriteLine("--");
wr.WriteLine("SUBRESConstant({1}) <=</pre>
                                                   b = 2.0;
                                                   f = 1.0;
   conv_std_logic_vector(16#{0}#,32); --{2}",
    e, i-1, c); wr.Close();
                                                   for (int i = 1; i \le a; i++)
catch (Exception y)
                                                   q = b;
                                                   g = Math.Sqrt(b);
Console.WriteLine("Exception: " + y.Message);
                                                   float c = (float)g;
                                                   d = BitConverter.ToString(BitConverter.
b++;
                                                      GetBytes(c));
f++;
                                                   e = Reverse(d);
                                                   try
Space();
Console.WriteLine("--");
                                                   StreamWriter wr = new StreamWriter("
                                                      fpu_package.txt", true);
b = 2.0;
f = 1.0;
                                                   wr.WriteLine("SQRRESConstant({1}) <=</pre>
                                                       conv_std_logic_vector(16#{0}#,32); --{2}",
for (int i = 1; i \le a; i++)
                                                        e, i-1, c);
q = b/f;
                                                   wr.Close();
float c = (float)g;
d = BitConverter.ToString(BitConverter.
                                                   catch (Exception y)
   GetBytes(c));
e = Reverse(d);
                                                   Console.WriteLine("Exception: " + y.Message);
try
                                                   b++;
StreamWriter wr = new StreamWriter("
                                                   f++;
   fpu_package.txt", true);
wr.WriteLine("DIVRESConstant({1}) <=</pre>
                                                   Space();
   conv_std_logic_vector(16#{0}#,32); --{2}",
                                                   Console.WriteLine("--");
                                                   b = 2.0;
    e, i-1, c);
wr.Close();
                                                   f = 1.0;
                                                   for (int i = 1; i \le a; i++)
catch (Exception y)
                                                   g = b;
Console.WriteLine("Exception: " + y.Message);
                                                  float c = (float)g;
```

```
float h = Math.Abs(c);
                                                   catch (Exception y)
d = BitConverter.ToString(BitConverter.
                                                   Console.WriteLine("Exception: " + y.Message);
   GetBytes(h));
e = Reverse(d);
try
                                                   b++;
                                                   f++;
StreamWriter wr = new StreamWriter("
    fpu_package.txt", true);
                                                   Space();
wr.WriteLine("ABSRESConstant({1}) <=</pre>
                                                   Console.WriteLine("--");
   conv_std_logic_vector(16#{0}#,32); --{2}",
                                                   b = 2.0;
                                                   f = 1.0;
    e, i-1, h);
wr.Close();
                                                   for (int i = 1; i \le a; i++)
catch (Exception y)
                                                   g = b;
                                                   int h = (int)g;
Console.WriteLine("Exception: " + y.Message);
                                                   float c = (float)q;
                                                   d = BitConverter.ToString(BitConverter.
b++;
                                                       GetBytes(c));
f++;
                                                   e = Reverse(d);
                                                   try
Space();
Console.WriteLine("--");
                                                   StreamWriter wr = new StreamWriter("
b = 2.0;
                                                       fpu_package.txt", true);
f = 1.0;
                                                   wr.WriteLine("F2IRESConstant({1}) <=</pre>
for (int i = 1; i \le a; i++)
                                                       conv_std_logic_vector({2},32); --{0}", e,
                                                       i-1, h);
                                                   wr.Close();
g = Math.Log(b);
float c = (float)g;
d = BitConverter.ToString(BitConverter.
                                                   catch (Exception y)
   GetBvtes(c));
e = Reverse(d);
                                                   Console.WriteLine("Exception: " + y.Message);
try
                                                   b++;
StreamWriter wr = new StreamWriter("
                                                   f++;
    fpu_package.txt", true);
wr.WriteLine("LOGRESConstant({1}) <=</pre>
                                                   Space();
   conv_std_logic_vector(16#{0}#,32); --{2}",
                                                   Console.WriteLine("--");
    e, i-1, c);
                                                   b = 2.0;
wr.Close();
                                                   f = 1.0;
                                                   for (int i = 1; i \le a; i++)
catch (Exception y)
                                                   q = b;
Console.WriteLine("Exception: " + y.Message);
                                                   int h = (int)g;
                                                   float c = (float)g;
b++;
                                                   d = BitConverter.ToString(BitConverter.
f++;
                                                       GetBytes(c));
                                                   e = Reverse(d);
                                                   try
Space();
Console.WriteLine("--");
                                                   StreamWriter wr = new StreamWriter("
b = 2.0;
f = 1.0;
                                                       fpu_package.txt", true);
for (int i = 1; i \le a; i++)
                                                   wr.WriteLine("I2FRESConstant({1}) <=</pre>
                                                       conv_std_logic_vector(16#{0}#,32); --{2}",
q = 1/b;
                                                        e, i-1, h);
float c = (float)g;
                                                   wr.Close();
d = BitConverter.ToString(BitConverter.
   GetBytes(c));
                                                   catch (Exception y)
e = Reverse(d);
try
                                                   Console.WriteLine("Exception: " + y.Message);
StreamWriter wr = new StreamWriter("
                                                   b++;
    fpu_package.txt", true);
                                                   f++;
wr.WriteLine("RECRESConstant({1}) <=</pre>
   conv_std_logic_vector(16#{0}#,32); --{2}",
                                                   Space();
    e, i-1, c);
                                                   Console.WriteLine("--");
wr.Close();
                                                   try
}
                                                   {
```

```
StreamWriter wr = new StreamWriter("
                                                 set_property target_language VHDL [
   fpu_package.txt", true);
                                                     current_project]
wr.WriteLine("");
wr.Close();
                                                 add_files -norecurse coregen/f322i32.ngc
                                                 add_files -norecurse coregen/fabs32.ngc
                                                 add_files -norecurse coregen/faddsub32.ngc
catch (Exception y)
                                                 add_files -norecurse coregen/fdiv32.ngc
Console.WriteLine("Exception: " + y.Message);
                                                 add_files -norecurse coregen/fmul32.ngc
                                                 add_files -norecurse coregen/flog32.ngc
Console.WriteLine("Press any key to exit");
                                                 add_files -norecurse coregen/frec32.ngc
                                                 add files -norecurse coregen/fsgrt32.ngc
Console.ReadLine();
                                                 add_files -norecurse coregen/i322f32.ngc
private static void Space()
                                                 add_files -norecurse fpu_wrap/src/faddsub_wrap
try
                                                 add_files -norecurse fpu_wrap/src/faddsub32.
StreamWriter wr = new StreamWriter("
                                                     vhd
    fpu_package.txt", true);
                                                 add_files -norecurse fpu_wrap/src/fmul32.vhd
wr.WriteLine("\n");
                                                 add_files -norecurse fpu_wrap/src/fdiv32.vhd
wr.Close();
                                                 add_files -norecurse fpu_wrap/src/ctrl.vhd
                                                 add_files -norecurse fpu_wrap/src/fabs32.vhd
                                                 add_files -norecurse fpu_wrap/src/fsqrt32.vhd
catch (Exception y)
                                                 add_files -norecurse fpu_wrap/src/flog32.vhd
Console.WriteLine("Exception: " + y.Message);
                                                 add_files -norecurse fpu_wrap/src/frec32.vhd
                                                 add_files -norecurse fpu_wrap/src/f322i32.vhd
                                                 add_files -norecurse fpu_wrap/src/i322f32.vhd
private static string Reverse(string rev)
                                                 set_property library {work} [get_files {
string[] splitstr = rev.Split('-');
                                                     fpu_wrap/src/faddsub_wrap.vhd fpu_wrap/src
var resources = new List<string>();
                                                     /faddsub32.vhd fpu_wrap/src/fmul32.vhd
for (int i = 0; i < 4; i++)
                                                     fpu_wrap/src/fdiv32.vhd fpu_wrap/src/ctrl.
                                                     vhd fpu_wrap/src/fabs32.vhd fpu_wrap/src/
string part = splitstr[i];
                                                     fsqrt32.vhd fpu_wrap/src/flog32.vhd
char[] chararray = part.ToCharArray();
                                                     fpu_wrap/src/frec32.vhd fpu_wrap/src/
                                                     f322i32.vhd fpu_wrap/src/i322f32.vhd
Array. Reverse (chararray);
resources.Add(new string(chararray));
                                                     coregen/f322i32.ngc coregen/fabs32.ngc
                                                     coregen/faddsub32.ngc coregen/fdiv32.ngc
string[] build = resources.ToArray();
                                                     coregen/fmul32.ngc coregen/flog32.ngc
string builder = string.Join("", build);
                                                     coregen/frec32.ngc coregen/fsqrt32.ngc
char[] chararray1 = builder.ToCharArray();
                                                     coregen/i322f32.ngc } ]
Array. Reverse (chararray1);
                                                 update_compile_order -fileset sources_1
return new string(chararray1);
                                                  update_compile_order -fileset sim_1
                                                 ipx::package_project -import_files -root_dir {
}
                                                     fpu_wrap}
                                                 set_property vendor {vac} [ipx::current_core]
                  APPENDIX E
                                                 set_property library {elements} [ipx::
                  TCL SCRIPT
                                                     current_core]
                                                  set_property vendor_display_name {vac} [ipx::
                                                     current_core]
# Vivado v2013.4 (64-bit)
                                                  ipx::create_xgui_files [ipx::current_core]
# SW Build 353583 on Mon Dec 9 17:26:26 MST
                                                  ipx::save_core [ipx::current_core]
                                                  set_property ip_repo_paths fpu_wrap [
# IP Build 208076 on Mon Dec 2 12:38:17 MST
                                                     current_fileset]
                                                 update_ip_catalog
# Start of session at: Thu Jan 23 12:09:11
   2.014
# Process ID: 8901
# Log file: /home/elvc/work/projects/elements/
   vivado.log
# Journal file: /home/elvc/work/projects/
   elements/vivado.jou
create_project -force fpu_wrap fpu_wrap -part
   xc7z020clg484-1
set_property board xilinx.com:zynq:zc706:1.1 [
```

current\_project]